# A 19 nV/√Hz Noise 2-μV Offset 75-μA Capacitive-Gain Amplifier With Switched-Capacitor ADC Driving Capability

Hanqing Wang, Gerard Mora-Puchalt, Colin Lyden, Roberto Maurino, and Christian Birk

Abstract—This paper describes a capacitive-gain amplifier (CGA) with common-mode (CM) sampling (CMS) and switched-capacitor driving capability. The CMS CGA defines the amplifier CM voltage in a single auto-zero phase that significantly reduces the CM settling time. A pre-charge technique and dynamic filtering are used to allow the CGA to drive a switched-cap analog-to-digital converter (ADC) directly that relaxes the speed requirement on CGA and reduces folded noise aliases due to ADC sampling. As a result, it achieves  $19-\text{nV}/\sqrt{\text{Hz}}$  noise density while dissipating 75  $\mu$ A. The 5 ppm/full-scale-range integral nonlinearity is achieved with programmable gain range from 1 to 128 with 2.7 to 3.6 V supply. It has 2  $\mu$ V typical offset and 0.81 ppm/°C max gain error drift. The CGA was implemented in a 0.18- $\mu$ m CMOS 1.8/3.3 V ultra low leakage technology and occupies only 0.53 mm<sup>2</sup> die area.

Index Terms—Auto-zero (AZ), chopping, common mode (CM) sampling (CMS), gain boost, low drift, low offset, pre-charge, programmable gain amplifier (PGA), rail-to-rail, switch capacitor.

### I. INTRODUCTION

NSTRUMENTATION programmable gain amplifiers (PGAs) are essential components in precision signal conditioning [1]–[5]. Capacitive PGAs are popular for their low power, low noise, and high precision [6]–[9]. Compared to a resistive gain amplifier [10]–[14], the capacitive-gain network is highly linear, does not dissipate static power and can be noiseless. Additionally, capacitors have excellent matching and temperature drift which has a positive impact on offset/gain errors and their drift. They also offer a very high input impedance at low frequencies and rail-to-rail operation, which makes them very suited to interfacing with sensors such as thermocouples, resistance temperature detectors, or pressure sensors.

Capacitive PGAs, however, do not naturally define the amplifier inputs common-mode (CM) voltage present at the PGA summing node. In order to set this voltage, additional circuitry is necessary. This circuitry is designed not to interfere with the input signal amplification process and typically

Manuscript received April 18, 2017; revised June 10, 2017; accepted July 17, 2017. Date of publication August 16, 2017; date of current version November 21, 2017. This paper was supported by Analog Devices. (Corresponding author: Hanqing Wang.)

- H. Wang is with Analog Devices, Beijing 100192, China (e-mail: hanqing.wang@analog.com).
- G. Mora-Puchalt is with Analog Devices, PCUV, 46980 Valencia, Spain.
- C. Lyden and C. Birk are with Analog Devices, Cork T12, Ireland.
- R. Maurino is with Analog Devices, 20059 Milan, Italy.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2017.2732728



Fig. 1. Basic concept of CGA.

involves very large resistors at Giga–Ohm level and a corresponding slow CM settling [5]–[8]. Thus, these amplifiers cannot support fast multi-channel switching. In normal application, two extra unity gain buffers are added at PGA's output to drive analog-to-digital converter (ADC) that results in more power and area, because high closed-loop gain PGA is normally slow with weak driving ability. To suppress the amplifier's offset and large ripples at PGA output, dc servo loop, and ripples reduction loop are widely used [6], [7], [10], [13], [17] that make design complex and may introduce more error sources. Because the input signal is fully chopped in capacitive PGA, the settling is more challenging compared to resistor-based PGA.

This paper presents a 19 nV/ $\sqrt{\text{Hz}}$  noise, 2- $\mu$ V offset, and 0.81 ppm/°C gain error drift PGA with switched-cap ADC driving capability [15]. In order to significantly reduce the CM settling time, the PGA employs a CM sampling (CMS) scheme which defines the amplifier CM voltage in a single auto-zero (AZ) phase. Additionally, a pre-charging technique and dynamic filtering (DF) are used to allow the PGA to efficiently drive the ADC switched-cap inputs directly while achieving a considerable noise reduction.

This paper is organized as follows. In Section II, it proposes a CMS scheme which defines the amplifier common voltage in each AZ phase and a fast two-stage amplifier without slew rate limitation. Section III describes how the PGA drives switched-cap ADC efficiently with the pre-charging technique and DF. The overall implementation is described in Section IV, and test results are given in Section V. The paper ends with conclusions in Section VI.



Fig. 2. Simplified proposed CMS capacitive PGA.

### II. COMMON-MODE SAMPLED GAIN NETWORK

# A. Conventional Capacitive-Gain Amplifier Topology

As shown in Fig. 1, the basic concept of capacitive-gain amplifier (CGA) is that the low-frequency input signal is fully chopped and amplified by the gain network, low-frequency amplifier error components such as offset and flicker noise remain at baseband as they are not affected by the input chopping and finally the signal is de-chopped back to baseband while the amplifier error components are chopped to higher frequencies, and filtered at a later stage.

Previously, large resistors which are typically implemented with transistors have been added to setup the common voltage at amplifier's summing nodes [5]–[8]. The main drawback is that the large resistor is intrinsically slow. Hence, the response to input common voltage changes is slow. Furthermore, the resistor itself may also introduce linearity error if it is not biased properly. In [9], a CM cancellation circuit is proposed to speed up the CM response. An extra amplifier is needed for this CM cancellation, requiring more power and increasing input-referred noise. To suppress the offset of the op-amp and ripples at the amplifier output, dc servo loops [6], [7], and ripple reduction loops were developed in [6], [7], [10], [13], and [17] that increase more power, area.

### B. Common-Mode Sampled Scheme

Auto-zeroing plus chopping is widely used in precision designs [16]–[18]. In this design, the proposed PGA also employs these techniques to speed up CM response while cancelling the amplifier's offset. The simplified PGA with CMS [19] is shown in Fig. 2. Unlike the previously reported capacitive PGAs the input capacitors are split into two halves

$$C_{\text{IP1}} = C_{\text{IP2}} = \frac{C_{\text{IP}}}{2}, C_{\text{IN1}} = C_{\text{IN2}} = \frac{C_{\text{IN}}}{2}.$$
 (1)

During the AZ phase [Fig. 3(A)], two input cap halves ( $C_{\rm IP1}$  and  $C_{\rm IN1}$ ) are connected to the positive input and the other two halves ( $C_{\rm IP2}$  and  $C_{\rm IN2}$ ) to the negative input so that, in charge average, the input CM voltage is applied to their left plates. Simultaneously, amplifier, A1 is in unity gain configuration so that its offset is sampled on nodes "VAIP", "VAIN."

During the amplifying period, the first chop phase [Fig. 3(B)] happens when  $C_{\rm IP2}$  and  $C_{\rm IN1}$  are reconnected to the opposite input voltage. Then, the differential signal is amplified by the gain network. We can analyze the charge at node "VAIP" as an example. In AZ zero phase the charge stored at node "VAIP"  $Q_{\rm VAIP}$  AZ is

 $Q_{\text{VAI}P_{\text{AZ}}}$ 

$$= (V_{\text{CMA}} + V_{\text{OS}}/2 - \text{VIP})C_{\text{IP1}} + (V_{\text{CMA}} + V_{\text{OS}}/2 - \text{VIN})C_{\text{IP2}} + (V_{\text{CMA}} + V_{\text{OS}}/2 - V_{\text{CMO}})C_{\text{FP}}.$$
 (2)

And in the CHP1 phase, the charge  $Q_{VAIP_{CHP}1}$  is

$$Q_{\text{VAIP\_CHP1}} = (V_{\text{CMA}}' + V_{\text{OS}}/2 - \text{VIP})(C_{\text{IP1}} + C_{\text{IP2}}) + (V_{\text{CMA}}' + V_{\text{OS}}/2 - \text{VOFN})C_{\text{FP}}$$
(3)

where  $V_{\rm CMA}$  is the actual output CM voltage of A1, which also sets the input CM of A1 during the AZ phase.  $V_{\rm CM}$  is the desired output CM voltage of A1 and  $V_{\rm OS}$  is A1 offset. For simplicity, let's assume  $V_{\rm CM} = V_{\rm CMA}$ . The charge at the summing node is unchanged between AZ and CHP1 phase. So we can get

$$VOFN = V_{CMO} + \frac{(VIN - VIP)}{2} \frac{C_{IP}}{C_{FP}}.$$
 (4)

Similarly for VOFP

$$VOFP = V_{CMO} + \frac{(VIP - VIN)}{2} \frac{C_{IN}}{C_{FN}}$$
 (5)

where  $C_{\rm IN} = C_{\rm IP}$ ,  $C_{\rm FN} = C_{\rm FP}$ . The differential input voltage is amplified by the gain network and ideally the amplifier offset is cancelled so that neither dc servo loop nor ripple reduction loop is needed.

The third phase is dummy AZ (DAZ) phase [Fig. 3(C)] which is similar to AZ phase. The input cap connections to input signal are swapped compared to AZ phase. The differential input signal is zero so that the A1's output is at output CM voltage. Note that, there is no auto-zeroing in this phase. The AZ frequency is not higher than chop frequency, otherwise the auto-zeroing KT/C noise will fold back to baseband. During the second chop phase [Fig. 3(D)], all the input capacitors are switched to the opposite input voltage so the differential signal is amplified with the opposite polarity before it is de-chopped.



Fig. 3. CMS capacitive PGA operation.



Fig. 4. Fast Miller-compensated amplifier with split Gm1 and Gm2.

The charge at A1 summing nodes is unchanged during the whole AZ cycle. The A1 offset and flicker noises are cancelled by the AZ and the sampled AZ noise at low frequencies is modulated up to the chopping frequency. In each AZ phase, the amplifier CM voltage is reset, yielding a fast response to input CM voltage variations. However, it requires CMFB and capability to drive and settle the input capacitors during AZ phase. It may result in more power and area that need to be optimized.

# C. Fast Two-Stage Amplifier Without Slew Rate Limitation

The main amplifier A1 is a two-stage Miller-compensated amplifier for large output swing. Because of CM voltage sampling and chopping, the charge movement on Miller cap is large from phase-to-phase (Fig. 2). The worst case is when

the input voltage is full scale, then the A1 output has to settle between zero and full scale in a short period and the speed is limited by slew rate. To solve the slew rate limitation, the Gm1 and Gm2 stages are separated during AZ phase and combined during amplify phase (see Fig. 4). In AZ (or DAZ) phase, Gm2 is disconnected from Gm1 and the slow input differential signal is kept on the Miller capacitors. The first stage Gm1 is used to define the CM voltage. Gm2 with Miller cap is chopped between CHP1 and CHP2 phase so that there is no large charge moving on Miller capacitors. When the AZ phase ends, Gm2 and Gm1 are combined, the right voltage is already on the Miller cap.

### III. SWITCHED-CAP ADC DRIVING TECHNIQUES

Normally, two extra ADC buffers or off-chip capacitors are required to drive the ADC switched-cap inputs, because the



Fig. 5. ADC pre-charge buffer and DF.

high closed-loop gain PGA is normally low bandwidth so that it cannot drive the ADC [2]-[4]. In contrast, for ADC input buffers, to achieve accurate settling, wide bandwidth is required at the expense of higher noise aliases. Even the PGA was fast enough to drive ADC, the input-referred noise would be higher due to noise aliases and hence the overall power efficiency would be low. To overcome these challenges, a low power pre-charging scheme and DF are employed.

# A. ADC Pre-Charging Buffer

As shown in Fig. 5, for a two-stage amplifier, if the Gm2 with Miller cap is disconnected from Gm1, the Gm2 stage will become a self-biased single-stage amplifier which is much faster than the high closed-loop gain PGA. With this feature, the output stage of two-stage Miller-compensated amplifier can be reused as an ADC pre-charge buffer. At the beginning of each ADC sampling phase, the Class-AB output stage together with Miller cap is disconnected from first stage so that the output stage holds a very close approximation of the desired output voltage. The outputs of the first stage are biased to the correct voltage, ready for reconnecting back to Gm2 (except the sampling period with AZ). Excluding Miller capacitor, the capacitance at first-stage output is small which is fast for mode switching. When the ADC is sampling, the kick back through the Miller cap will boost the output stage current strongly so that it pre-charges the ADC to the voltage very close to the desired final value. Less than 20% of sampling period is used for pre-charging. Then, in the fine settling phase, the output stage is reconnected back and the PGA only need to charge a very small residual error that is within several millivolt (Fig. 6). This scheme relaxes the speed requirement on PGA and there is no extra amplifier needed, nor extra power or area. Note that the large glitch in Fig. 6 is caused by ADC sampling.

To analyze how this pre-charge method improves settling, assuming a single pole system without slew rate limitation and the output voltage is full scale 2.5 V, the settling error is



Fig. 6. Simulated PGA transient response with ADC pre-charge and DF while driving ADC.

given by

$$V_{\text{ERROR1}} = 2.5 \ V \cdot \exp\left(-\frac{2\pi \cdot \text{BW}}{256 \text{ kHz}}\right) \tag{6}$$

$$V_{\text{ERROR1}} = 2.5 \ V \cdot \exp\left(-\frac{2\pi \cdot \text{BW}}{256 \text{ kHz}}\right)$$

$$V_{\text{ERROR2}} = V_{\text{residual}} \cdot \exp\left(-D \cdot \frac{2\pi \cdot \text{BW}}{256 \text{kHz}}\right)$$
(6)

where the  $V_{\rm ERROR1}$  is the settling error without pre-charging and  $V_{\text{ERROR2}}$  is settling error with pre-charging. D is duty cycle used for fine settling and  $V_{residual}$  is the residual error after pre-charging. BW is the bandwidth of the closed-loop gain PGA. The ADC samples at 256 kHz.

For pre-charge architecture, most sampling period is expected to be used for fine settling. The time used for precharging depends on the settling of the pre-charge buffer and delta-sigma ADC integrator 1. The pre-charge buffer and integrator 1 summing nodes settling error should be small enough that can relax the speed requirement for fine settling. The charge injection of the switches used to disconnect Gm2 will also introduce error. Here, 20% sampling period is used for pre-charging and the design target for residual error after pre-charging phase is no larger than 3 mV. The remaining 80% sampling period is used for fine settling. For  $5-\mu V$  final settling error, the bandwidth requirement is 325 kHz. For normal PGA, to settle to the same accuracy with 100% sampling period for settling, the bandwidth requirement is 535 kHz. So for same settling accuracy, the speed requirement for this pre-charge architecture is lower. It can save more power with less noise folding.

# B. Dynamic Filtering

Analysis above assumes the settling is ideally linear without slewing. However, to allow margin for non-ideal factors, a higher bandwidth of the PGA is chosen. The DF can be used to band limit the noise further. As shown in Fig. 5, in the pre-charge phase when the output stage is pre-charging ADC, the resistor is bypassed. Then, in the fine settling



Fig. 7. Full circuit diagram of the fast settling CGA.

phase, the resistor with capacitor can band-limit the noise folding. The resistor and capacitor of dynamic filter are  $20~k\Omega$  and 15~pF, respectively. And the capacitance load from the ADC sampling capacitor is 2~pF. The dynamic filter is used to band limit the high-frequency thermal noise. The relative low-frequency chopping error is suppressed by the ADC digital filter with notch at chopping frequency. With pre-charging and DF, trading-off between settling and noise folding, the final input-referred noise is around  $1.6\times$  of the noise without noise aliases. Without dynamic filter, the noise is 25% higher because of more noise aliases.

# IV. OVERALL IMPLEMENTATION

### A. Top-Level Circuit Implementation

Fig. 7 shows the detailed PGA diagram including input pre-charge buffers, input chopper, capacitive gain network, de-chopper, and dynamic filter. The main amplifier is a two-stage (Gm1, Gm2) Miller-compensated amplifier. Two dynamically boosted buffers are used to pre-charge PGA input capacitors to reduce input current due to the chopping activity. Their average current is about 8% of total power.

During the PGA amplifying phase, at the beginning of each ADC sampling phase, Gm2 together with Miller caps Ccn and Ccp are disconnected from Gm1 (switch PQB).

This output stage alone can pre-charge the ADC switched-cap input automatically (switch PQO). This structure acts as a class-AB single stage that is much faster than the full closed-loop PGA. DF is bypassed in pre-charge phase. After the pre-charge phase is complete, Gm2 is connected back to Gm1 for fine settling and DF is connected to band-limit noise.

One of the key design challenge is to achieve an accurate first ADC sample settling after the AZ phase and chopping. There are several actions that have to be done in a short period including AZ, chopping, and ADC sampling. In [8], a continuous time delta-sigma ADC is used to relax the speed requirement on input gain amplifier. However, it discards one sample data after chopping phase so that if the input is an ac signal, it may introduce large distortion. In this design, during the AZ phase, there is less time available for the PGA to drive the ADC and additionally, the amplified pre-charge buffers offset could saturate the PGA outputs at high PGA gains before they are bypassed. Two techniques are used to overcome these challenges.

First, during the AZ phase, Gm1 is configured as an unity gain amplifier to perform the AZ function on its own while Gm2 is disconnected from Gm1 to pre-charge the ADC inputs. Both actions happen simultaneously hence there is no settling penalty due to the AZ function. During the amplifying phase, Gm1 and Gm2 are coupled together and the offset of Gm2 is well suppressed by the Gm1 high open-loop gain.

TABLE I PGA GAIN SETTINGS

| Gain              | 1    | 2    | 4     | 8     | 16    | 32    | 64    | 128   |
|-------------------|------|------|-------|-------|-------|-------|-------|-------|
| Input Cap (pF)    | 4.48 | 8.96 | 17.92 | 17.92 | 17.92 | 17.92 | 17.92 | 17.92 |
| Feedback Cap (pF) | 4.48 | 4.48 | 4.48  | 2.24  | 1.12  | 0.56  | 0.28  | 0.14  |



Fig. 8. PGA input pre-charge buffer.

Second, after the AZ phase and while the input pre-charge buffers are still enabled, the first chop phase takes place. Gm2 remains disconnected from Gm1 so  $C_{FP}$  and  $C_{FN}$  is also pre-charged by Gm2 and the input pre-charge buffers offset is not amplified by the gain network. After the input pre-charge buffers are bypassed, Gm1 and Gm2 are connected together for the final settling. In the second chop phase, Gm2 and the Miller caps are fully chopped.

By combining these two actions, the settling of the first ADC sample after the AZ and chopping event is not degraded. Therefore, the PGA AZ and chop activity becomes transparent to the ADC.

The PGA gain is implemented by the capacitor ratio of  $(C_{\rm IP1} + C_{\rm IP2})/C_{\rm FP.}$   $(C_{\rm IN1} + C_{\rm IN2})/C_{\rm FN}$ . Both input and feedback capacitors are programmed as shown in Table I. The gain settings are 1, 2, 4, 8, 16, 32, 64, and 128 that is flexible for different applications.

### B. Input Bias Current Cancellation Circuit

Due to chopping, the input impedance and input bias current are

$$R_{\rm IN} = \frac{1}{2F_{\rm CHOP} \cdot C_{\rm IN}}$$

$$I_{\rm IN} = 2V_{\rm IN} \cdot F_{\rm CHOP} \cdot C_{\rm IN}.$$
(8)

$$I_{\rm IN} = 2V_{\rm IN} \cdot F_{\rm CHOP} \cdot C_{\rm IN}. \tag{9}$$

For small gain of 1, the full-scale input voltage is 2.5 V. With 16-kHz chopping frequency and 4.48 pF (for Gain = 1) input capacitor, the input bias current is 360 nA that is too high for many sensor applications. To reduce input current, a positive feedback loop (PFL) was proposed in [6] to boost the input impedance. However, due to the uncertainty in parasitic



Fig. 9. Noise analysis with parasitic cap and ADC sampling.



Fig. 10. Simulated input-referred noise result.

capacitance, the input impedance can only be boosted by  $3\times-10\times$ . And the other issue arises in applications that require frequent channel switching, the input current in the first chop phase after channel switching is not fully cancelled by PFL, resulting in strong kick back to the input.

Two PGA pre-charge buffers are added at the PGA's input for input current cancellation. Each buffer is a rail-to-rail two-stage Class-AB amplifier [20]. The main residual error after pre-charging phase is the pre-charge buffer offset. The corresponding input bias current is

$$I_{\rm IN} = 2V_{\rm OS} \cdot F_{\rm CHOP} \cdot C_{\rm IN}. \tag{10}$$

To reduce the average input current caused by PGA pre-charge buffer offset, the PGA pre-charge buffer is chopped (Fig. 8). Though the average input current is improved, the input still needs to provide dynamic currents in each chopping phase due to PGA pre-charge buffer offset. The pre-charge buffer is only enabled when AZ and chopping actions happen, so its average power consumption is very low.

Though the input current introduced by offset of PGA pre-charge buffer has been cancelled by chopping, the offset can also slow down settling, especially for high gain mode. After AZ phase, the input pre-charge buffers are still enabled for a short while to drive the PGA input cap because of chopping event. While the pre-charge buffer offset will be



Fig. 11. Circuit diagram of Gm1, Gm2 with reconfigurable CMFB loop.

amplified by the gain network. The total offset for two precharge buffers could be 5 mV. For gain = 128, the voltage error at the PGA output is 5 mV\*128 = 640 mV. For minimum 2.7-V supply and 2.5-V full-scale output, this error can saturate the amplifier, failing to settle to the accurate value within limited time. That is why after AZ phase and when the input pre-charge buffers are still enabled, Gm2 remains disconnected from Gm1 so  $C_{\rm FP}$  and  $C_{\rm FN}$  are also pre-charged by Gm2, meanwhile Gm1 output holds the right bias voltage. Gm2 couples back to Gm1 when the input pre-charge buffer is bypassed. So the input pre-charge buffers offset is not amplified by the gain network.

### C. Noise Analysis and Design Optimization

Because the PGA input pre-charge buffer is only used when AZ and chopping happen, and ADC only samples data after bypassing input pre-charge buffer, it has no noise contribution. With a proper design, the input-referred noise power spectral density  $v_{n\_RTI}$  at low frequency is down modulated thermal noise and dominated by the input differential pair of the main amplifier. Considering the ADC sampling effect,  $v_{n\_RTI}$  is given by

$$v_{n\_RTI} = \sqrt{\frac{\gamma \, 8KT}{Gm1} (1 + \alpha)} \cdot \left(1 + \frac{1}{Gain} + \frac{C_{par}}{C_{IN}}\right) \cdot N_{fold}$$
 (11)

where  $\gamma$  is a technology dependent coefficient, and  $\alpha$  represents the noise contribution from load current sources relative to input pair. Gain is the CGA closed-loop gain  $(C_{\rm IN}/C_{\rm F})$  and  $C_{\rm par}$  is parasitic capacitance at the summing node (see Fig. 9).  $N_{\rm fold}$  is the noise folding factor due to switched-cap ADC sampling.

According to this equation, the input-referred noise can be optimized by increasing Gm1,  $C_{\rm IN}$  and reducing load current sources noise, parasitic capacitance, and noise aliases.



Fig. 12. Simulated ac open loop gain and phase margin of Gm1 in AZ phase.

The input pair consumes  $29-\mu A$  current that gives transconductance  $Gm1=430~\mu S$ . Both NMOS and PMOS load current sources are source degenerated so  $\alpha$  is minimized and the input pair is the main noise contributor. The input pair size should be large to reduce the 1/f noise. However, the large size also increases parasitic capacitance— $C_{\rm par}/C_{\rm IN}$  may become large. Meanwhile, large  $C_{\rm IN}$  can suppress the parasitic cap impact on noise. Considering these factors, the parasitic capacitance from input pair in final implementation is 420 fF, with large input capacitor (for gain >=2),  $C_{\rm par}/C_{\rm IN}$  is just 1/40. The simulated input-referred noise density at chop frequency is  $12~{\rm nV}/\sqrt{\rm Hz}$  (Fig. 10 ac noise plot without AZ and chopping).



Fig. 13. Die micrograph.



Fig. 14. Measured input-referred noise.

As discussed in Section III, when the CGA drives a switched-cap ADC, there is noise alias due to ADC sampling. ADC pre-charge buffer and DF are employed to improve settling and reduce the folded noise aliases so that  $N_{\rm fold}$  of 1.6 is achieved. The input-referred sampled noise spectrum [21] is shown in Fig. 10 where the ADC sampling effect has been considered.

# D. Fast Settling Main Amplifier

There is only one critical amplifier in this design that determines the key performance. It consumes 65  $\mu$ A that is 87% of the total power. The Miller-compensated amplifier formed by Gm1 and Gm2 is shown in Fig. 11. The first stage is gain boosted to achieve high dc gain. Load transistors are source degenerated so the input pair is the main noise contributor. The 45% amplifier current is applied to the input stage



Fig. 15. Measured INL



Fig. 16. Measured input bias current.

that gives 430- $\mu$ S transconductance. The rail-to-rail Class-AB output stage Gm2 with Miller cap is chopped and used to pre-charge the ADC input caps by disconnecting  $S_{1-4}$ . The CM feedback (CMFB) circuit changes between the different phases. In amplifying phase, it works as the CMFB circuit of a regular two-stage amplifier  $(S_{9-10})$  are on, and  $S_{11-12}$ are off). In AZ phase, Gm2 is disconnected and self-biased so that no CMFB circuit is needed, and the CMFB amplifier controls the Gm1 CM voltage ( $S_{9-10}$  are off and  $S_{11-12}$  are on). Meanwhile, the floating biasing transistors are shorted by  $S_{5-8}$  so S1on and S1op become the outputs of Gm1, which is configured as an unity gain amplifier for auto-zeroing. The Gm1 is a single-stage op-amp in AZ phase that is very stable without compensation capacitor. The Gm2 errors like offset, noise is suppressed by high gain Gm1 (Fig. 12). And open-loop dc gain of the whole amplifier with Gm1 and Gm2 together is larger than 140 dB across process corner, voltage and temperature variation so that the linearity error and gain error due to dc gain are well suppressed. The unity gain bandwidth in high gain mode is 4 MHz.

# V. SILICON RESULTS

This design has been manufactured in a 0.18-µm CMOS process and occupies 0.53 mm<sup>2</sup> (Fig. 13). The PGA is part of a high precision ADC signal chain that samples the PGA

|                                           | This Work    | [7]Fan  | [10]Wu  | [11]Michel | [12]Akita | [14]Sebastiano |
|-------------------------------------------|--------------|---------|---------|------------|-----------|----------------|
| Year published                            | 2017         | 2013    | 2011    | 2012       | 2013      | 2014           |
| Technology (µm)                           | 0.18         | 0.7     | 0.7     | 0.13       | 0.18      | 0.16           |
| Supply (V)                                | 2.7-3.6      | 20/5    | 5       | 1.2        | 1.5       | 1.8            |
| Input offset (µV)                         | <3.5         | <3      | <3      | <5         | <3.5      | <17            |
| Input offset drift (nV/ °C)               | <70          | -:      | 15      | 58         | 25        |                |
| Gain error drift (ppm/ °C)                | <0.81        | =:      | <6      | 40         | 405       |                |
| Input bias current (pA)                   | 400          | 107     | 10000*  |            | -         |                |
| CMRR/PSRR (dB)                            | >109/103     | 148/120 | 127/130 | 116/108    | 102/101   | 99/102         |
| INL (ppm /FSR)                            | ±5           | -3      | ±4      |            |           |                |
| Gain range                                | 1~128        | >20     | >20     | 10~1000    | >40       | 13             |
| Quiescent current (µA)                    | 75           | 8       | 290     | 31         | 194       | 320            |
| Input noise density (nV/√Hz)              | 19 (aliased) | 55      | 17      | 40         | 13.5      | 18.7           |
| Die Area (mm²)                            | 0.53         | 1.35    | 5       | 0.465      | 0.06      | 0.07           |
| FOM $e_n^2 \times I_q (nV^2/Hz \cdot mA)$ | 27           | 24.2    | 83.8    | 49.6       | 35.4      | 112            |

TABLE II PERFORMANCE SUMMARY

<sup>\*</sup> calculate with 180M Ohm input impedance with 1.8V voltage



Fig. 17. Measured input-referred offset, offset drift.

output at 256-kHz frequency. The ADC is a 24-bit delta-sigma ADC with typical linearity of 2 ppm/ full-scale range (FSR). The ADC noise referred to PGA input is attenuated by PGA gain so that PGA noise was measured in high gain mode. The measured results show that the input-referred noise density is  $19 \text{ nV}/\sqrt{\text{Hz}}$  while drawing  $75-\mu\text{A}$  supply current (see Fig. 14). The noise density is calculated by

Noise(rms) = Noise(
$$nV/\sqrt{Hz}$$
) ×  $\sqrt{\text{Unsettled ODR}}$  × 0.275

(12)

where unsettled output data rate (ODR) is 30 Hz, inputreferred root mean square (rms) noise is 55 nV, and 0.275 is gain factor of SINC3 filter. This noise density includes the noise folding caused by the ADC sampling inherent to any ADC system. It can be seen that the low frequency 1/fnoise is well removed. Compared to other amplifier only designs [7], [10]–[12], [14] without noise aliases, this design still achieves an excellent figure-of-merit  $27nV^2/Hz \cdot mA$ .

The linearity was measured across all gain settings from 1 to 128 for a  $\pm 2.5$  V/gain input range, and it gives an excellent



Fig. 18. Measured gain error drift.

linearity of 5 ppm/FSR (see Fig. 15). By using PGA input pre-charge buffer, the typical input bias current is reduced to 400 pA as shown in Fig. 16. The temperature range is from  $-40~^{\circ}\text{C}$  to 105  $^{\circ}\text{C}$ . Among 40 samples tested, the offset and offset drift are 1.8  $\mu\text{V}$  and 40 nV/ $^{\circ}\text{C}$  (typical), and 3.5  $\mu\text{V}$  and 70 nV/ $^{\circ}\text{C}$  (worst case), respectively (see Fig. 17). The gain error is calibrated and gain error drift is 0.3 ppm/ $^{\circ}\text{C}$  (typical), and 0.81 ppm/ $^{\circ}\text{C}$  (max) (see Fig. 18). All the measured results are the signal chain performances that actually includes ADC error contribution. A summary of performance and the comparison with previous published gain amplifiers is presented in Table II.

### VI. CONCLUSION

A precision CGA has been implemented in a  $0.18-\mu m$  CMOS 1.8/3.3 V process. It has a die area of 0.53 mm<sup>2</sup> and consumes 75  $\mu A$  from 2.7 to 3.6 V supply. It achieves an input-referred noise of 19 nV/ $\sqrt{Hz}$ ,  $2-\mu V$  offset and 0.81ppm/°C gain error drift. It also integrates the features of

fast CM response and switched-cap ADC driving capability. The fast CM response is obtained by using the CMS scheme. To speed up settling, the Miller-compensated amplifier two stages are split so that the output stage is reused as ADC precharge buffer in the AZ phase and amplify phase, and the input stage performs AZ function in the AZ phase. Dynamic filter is used to reduce the noise folding at the ADC input.

### ACKNOWLEDGMENT

The authors would like to thank T. Wang and D. Liao for their layout work and D. Lu and B. Zhang for their measurement works.

# REFERENCES

- [1] V. Schaffer, M. F. Snoeij, and M. V. Ivanov, "A 36 V programmable instrumentation amplifier with sub-20 V offset and a CMRR in excess of 120 dB at all gain settings," *IEEE J. Solid-State Circuits*, vol. 44, no. 7, pp. 2036–2046, Jul. 2009.
- [2] Analog Devices. AD7124-8 Datasheet. Accessed on Aug. 2016.
   [Online]. Available: http://www.analog.com/en/products/analog-to-digital-converters/precision-adc-10msps/ad7124-8.html
- [3] Cirrus Logic. CS5530 Datasheet. Accessed on Aug. 2016.[Online]. Available: https://d3uzseaevmutz1.cloudfront.net/pubs/proDatasheet/CS5530\_F3.pdf
- [4] Texas Instruments. ADS1282 Datasheet. Accessed on Aug. 2016.[Online]. Available: http://www.ti.com/lit/ds/symlink/ads1282.pdf
- [5] C. Birk and G. Mora-Puchalt, "A 60 V capacitive gain 27 nV/√Hz 137 dB CMRR PGA with ± 10V inputs," in *ISSCC Dig. Tech. Papers*, Feb. 2012, pp. 376–377.
- [6] Q. Fan, F. Sebastiano, J. H. Huijsing, and K. A. A. Makinwa, "A1.8 µW 60 nV/√Hz capacitively-coupled chopper instrumentation amplifier in 65 nm CMOS for wireless sensor nodes," *IEEE J. Solid-State Circuits*, vol. 46, no. 7, pp. 1534–1543, Jul. 2011.
- [7] Q. Fan, J. H. Huijsing, and K. A. A. Makinwa, "A multi-path chopper-stabilized capacitively coupled operational amplifier with 20 V-input-common-mode range and 3 μV offset," in *ISSCC Dig. Tech. Papers*, Feb. 2013, pp. 176–177.
- [8] H. Jiang, K. A. A. Makinwa, and S. Nihtianov, "An energy-efficient 3.7 nV/√Hz bridge-readout IC with a stable bridge offset compensation scheme," in *ISSCC Dig. Tech. Papers*, Feb. 2017, pp. 172–173.
- [9] H. Chandrakumar and D. Markovic, "A 2.8 μW 80 mVpp-linear-input-range 1.6 GΩ-input impedance bio-signal chopper amplifier tolerant to common-mode interference up to 650 mVpp," in *ISSCC Dig. Tech. Papers*, Feb. 2017, pp. 448–449.
- [10] R. Wu, J. H. Huijsing, and K. A. A. Makinwa, "A current-feedback instrumentation amplifier with a gain error reduction loop and 0.06% untrimmed gain error," in *ISSCC Dig. Tech. Papers*, Feb. 2011, pp. 244–246.
- [11] F. Michel and M. Steyaert, "On-chip gain reconfigurable 1.2 V 24 μW chopping instrumentation amplifier with automatic resistor matching in 0.13 μm CMOS," in *ISSCC Dig. Tech. Papers*, Feb. 2012, pp. 372–373.
- [12] I. Akita and M. Ishida, "A 0.06 mm<sup>2</sup> 14 nV/√Hz chopper instrumentation amplifier with automatic differential-pair matching," in *ISSCC Dig. Tech. Papers*, Feb. 2013, pp. 178–179.
- [13] Q. Fan, J. H. Huijsing, and K. A. A. Makinwa, "A 21 nV/√Hz chopperstabilized multi-path current feedback instrumentation amplifier with 2 μV offset," *IEEE J. Solid-State Circuits*, vol. 47, no. 2, pp. 464–475, Feb. 2012.
- [14] F. Sebastiano, F. Butti, R. Veldhoven, and P. Bruschi, "A 0.07 mm<sup>2</sup> 2-channel instrumentation amplifier with 0.1% gain matching in 0.16 μm CMOS," in *ISSCC Dig. Tech. Papers*, Feb. 2014, pp. 294–295.
- [15] H. Wang, G. Mora-Puchalt, C. Lyden, R. Maurino, and C. Birk, "A 19 nV/√Hz-noise 2 μV-offset 75 μA low-drift capacitive-gain amplifier with switched-capacitor ADC driving capability," in *ISSCC Dig. Tech. Papers*, Feb. 2017, pp. 98–99.
- [16] A. T. K. Tang, "A 3  $\mu$ V-offset operational amplifier with 20 nV $\sqrt{\text{Hz}}$  input noise PSD at DC employing both chopping and auto-zeroing," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2002, pp. 362–387.
- [17] Y. Kusuda, "Auto correction feedback for ripple suppression in a chopper amplifier," *IEEE J. Solid-State Circuits*, vol. 45, no. 8, pp. 1436–1445, Aug. 2010.

- [18] C. C. Enz and G. C. Temes, "Circuit techniques for reducing the effects of op-amp imperfections: Auto-zeroing, correlated double sampling, and chopper stabilization," *Proc. IEEE*, vol. 84, no. 11, pp. 1584–1614, Nov. 1996.
- [19] C. G. Lyden, R. S. Maurino, and D. J. McCartney, "Programmable gain amplifier with amplifier common mode sampling system," U.S. Patent 8791754 B2, Jul. 29, 2014.
- [20] D. M. Monticelli, "A quad CMOS single-supply op amp with rail-torail output swing," *IEEE J. Solid-State Circuits*, vol. SSC-21, no. 12, pp. 1026–1034, Dec. 1986.
- [21] K. Kundert. (2006). Simulating Switched-Capacitor Filters With Spectre RF. The Designer's Guide Community. [Online]. Available: http://www.designers-guide.org/Analysis/sc-filters.pdf



Hanqing Wang received the B.S.E.E. degree from Shanghai Jiao Tong University, Shanghai, China, in 2008, and the M.S.E.E. degree from Zhejiang University, Hangzhou, China, in 2011.

He joined Analog Devices, Beijing, in 2011. His current research interests include CMOS analog IC designs, precision capacitive amplifier, and ultralow power AFE for healthcare and industry sensor applications.



**Gerard Mora-Puchalt** received the M.S. degree in telecommunications engineering from the University Polytechnic of Valencia, Valencia, Spain, in 2005.

He joined the Temp. Sensor Design Evaluation Team, ADI, Limerick, Ireland. He joined the Linear Precision Technology Group, Limerick, Ireland, in 2007, where he has been an Analog Design Engineer.



**Colin Lyden** received the B.S. and M.S. degrees in electrical engineering and the Ph.D. degree from the University College, Cork, Ireland, in 1978, 1980, and 1984, respectively.

He was responsible for the CAD Group, Ireland's National Microelectronics Research Centre, Cork, Ireland. He is currently the Director of Technology for Precision Products, Analog Devices International, Cork. His current research interests include data converters and other topics in mixed signal circuits.

Dr. Lyden was an Analog Devices Fellow in 2007.



Roberto Maurino was born in Bagnolo Piemonte, Italy, in 1971. He received the Eng. degree from the Politecnico di Torino, Turin, Italy, and from the Institute National Polytechnique de Grenoble, Grenoble, France, in 1996, and the Ph.D. degree from the Imperial College of London, London, U.K., in 2005.

From 1997 to 1999, he was with Nortel Semiconductors. In 1999, he joined Analog Devices, Newbury Berkshire, U.K. His current research interests include high-performance A/D converters.



**Christian Birk** received the Dipl. Ing. degree in electrical engineering from the University of Karlsruhe, Karlsruhe, Germany, in 1998.

He joined Analog Devices, in 2002, where he has been designing various linear ICs, especially low noise PGAs, and miscellaneous high-voltage circuits.